

Assembly Language Lecture Series: Software Architecture: RISC-V memory

Sensei RL Uy
College of Computer Studies
De La Salle University
Manila, Philippines





# Copyright Notice

This lecture contains copyrighted materials and is use solely for instructional purposes only, and not for redistribution.

Do not edit, alter, transform, republish or distribute the contents without obtaining express written permission from the author.

# Software architecture

Software Architecture: view the CPU in terms of software point of view

 Internal Registers + External Memory



memory

# Software architecture: memory

- Each memory location is n-bit in size (usually 8-bit [byte addressable])
- Accessing the memory requires distinct names [label or variable name] or addresses
- 2<sup>k</sup> address constitutes the address space of the computer (i.e., from 0 to 2<sup>k</sup>-1 successive locations in the memory)
- Data can be multi-byte (16-bit halfword; 32-bit word; 64-bit doubleword
- Endianness refers to the convention used to interpret the byte ordering of multi-byte stored in the computer memory.
- Two types: Big endian and Little endian

| Label<br>/var | Address<br>(hex) | Memory data (byte)(hex) |
|---------------|------------------|-------------------------|
| NANCY         | С                | FF                      |
| MAMA          | В                | FE                      |
| KILO          | А                | CA                      |
| JULIET        | 9                | AD                      |
| INDIA         | 8                | ОВ                      |
| HOTEL         | 7                | FO                      |
| GAMMA         | 6                | DE                      |
| FOXTROT       | 5                | ВС                      |
| ECHO          | 4                | 9A                      |
| DELTA         | 3                | 78                      |
| CHARLIE       | 2                | 56                      |
| BETA          | 1                | 34                      |
| ALPHA         | 0                | 12                      |

#### memory

#### Little Endian....

- The address of a datum is the address of the least-significant byte (LSB)
- Example: What is a 16-bit (2-byte data) found in address 2?
   78 56 (LSB)
- 78 56 (0x7856)
- Example: What is a 32-bit (4-byte data) found in address 8?
- 0xFECAAD0B

| address | Memory data (byte) |
|---------|--------------------|
| С       | FF                 |
| В       | FE                 |
| А       | CA                 |
| 9       | AD                 |
| 8       | ОВ                 |
| 7       | F0                 |
| 6       | DE                 |
| 5       | ВС                 |
| 4       | 9A                 |
| 3       | 78                 |
| 2       | 56                 |
| 1       | 34                 |
| 0       | 12                 |

memory

# Software architecture: memory

#### Big Endian....

- The address of a datum is the address of the most-significant byte (MSB)
- Example: What is a 16-bit (2-byte data) found in address 2?
   56 (MSB) 78
- 56 78 (0x5678)
- Example: What is a 32-bit (4-byte data) found in address 8?
- 0x0BADCAFE

| address | Memory data (byte) |
|---------|--------------------|
| С       | FF                 |
| В       | FE                 |
| Α       | CA                 |
| 9       | AD                 |
| 8       | ОВ                 |
| 7       | F0                 |
| 6       | DE                 |
| 5       | ВС                 |
| 4       | 9A                 |
| 3       | 78                 |
| 2       | 56                 |
| 1       | 34                 |
| 0       | 12                 |

memory

# Software architecture: memory

- Memory alignment: access to memory larger than a byte must be aligned
- Problems with misalign memory: requires multiple aligned memory references
- Aligned if: data of size s bytes at byte address A is A mod s == 0
- Thus for 16-bit data, address is aligned at 0x0, 0x2,0x4,0x8, etc.
- Thus for 32-bit data address is aligned at 0x0, 0x04, 0x8, 0xC, 0x10, etc.
- Thus for 64-bit data, address is aligned at 0x0, 0x8, 0x10, 0x18, etc.

| address | Memory data (byte) |
|---------|--------------------|
| С       | FF                 |
| В       | FE                 |
| А       | CA                 |
| 9       | AD                 |
| 8       | ОВ                 |
| 7       | FO                 |
| 6       | DE                 |
| 5       | ВС                 |
| 4       | 9A                 |
| 3       | 78                 |
| 2       | 56                 |
| 1       | 34                 |
| 0       | 12                 |

memory

# Software architecture: memory

# Software architecture: memory

#### Software architecture and RISC-V architecture:

- RISC-V view each memory location as one-byte (i.e., byte addressable)
- RISC-V uses little endian ordering system

| address | Memory data (byte) |
|---------|--------------------|
| С       | FF                 |
| В       | FE                 |
| Α       | CA                 |
| 9       | AD                 |
| 8       | ОВ                 |
| 7       | FO                 |
| 6       | DE                 |
| 5       | ВС                 |
| 4       | 9A                 |
| 3       | 78                 |
| 2       | 56                 |
| 1       | 34                 |
| 0       | 12                 |

memory

### Variable Declaration

| Directives | Description                                                          |
|------------|----------------------------------------------------------------------|
| .byte      | Declare initialized data as 8-bit integer                            |
| .half      | Declare initialized data as 16-bit integer                           |
| .word      | Declare initialized data as 32-bit integer                           |
| .dword     | Declare initialized data as 64-bit integer                           |
| .float     | Declare initialized data as (32-bit) single-precision floating point |
| .double    | Declare initialized data as (64-bit) double-precision floating point |
| .asciz     | Declare initialized data as string with null terminator              |

These type of variables are declare in: .data

#### Example:

.data

var1: .byte 0x12

var2: .half 0x1234

var3: .word 0x12345678

var4: .float 4.5

var5: .asciz "ABCD"

### Variable Declaration

.data

var1: .byte 0x12, 0x34, 0x56, 0x78

.data

var2: .half 0x1234, 0x5678

.data

var3: .word 0x12345678

| label | address | Memory data<br>(byte) |
|-------|---------|-----------------------|
|       | 3       | 78                    |
|       | 2       | 56                    |
|       | 1       | 34                    |
| var1  | 0       | 12                    |

| label | address | Memory data<br>(byte) |
|-------|---------|-----------------------|
|       | 3       | 56                    |
|       | 2       | 78                    |
|       | 1       | 12                    |
| var2  | 0       | 34                    |

| label | address | Memory data (byte) |
|-------|---------|--------------------|
|       | 3       | 12                 |
|       | 2       | 34                 |
|       | 1       | 56                 |
| var3  | 0       | 78                 |

### Load instruction

### LW rd, offset(rs)

- LW instruction loads a 32-bit value from memory to *rd*.
- Memory address is obtained by adding register rs to the sign-extended 12-bit offset.
- pseudo-instruction *la* (load address) is used to initialize a register to point to a memory.

### .data var1:.word 0xBBAA9988 var2:.word 0x81ABCDEF var3:.word 0xCCDDEEFF var4:.word 0x00000FF .text la x5, var2 $1w \times 10, 0 (\times 5)$ $1w \times 11, 4(x5)$ $1w \times 12, -4 (\times 5)$ x10 = 81ABCDEFx11 = ?x12 = ?

x5 = ?

| Label | Address<br>(hex) | Memory data<br>( <mark>hex</mark> ) |
|-------|------------------|-------------------------------------|
|       | 1001000F         | 00                                  |
|       | 1001000E         | 00                                  |
|       | 1001000D         | 00                                  |
| var4  | 1001000C         | FF                                  |
|       | 1001000B         | CC                                  |
|       | 1001000A         | DD                                  |
|       | 10010009         | EE                                  |
| var3  | 10010008         | FF                                  |
|       | 10010007         | 81                                  |
|       | 10010006         | AB                                  |
|       | 10010005         | CD                                  |
| var2  | 10010004         | EF                                  |
|       | 10010003         | ВВ                                  |
|       | 10010002         | AA                                  |
|       | 10010001         | 99                                  |
| var1  | 10010000         | 88                                  |

### Store instruction

### SW rs2, offset(rs1)

- SW instruction stores the 32-bit value of register *rs*2 to the memory.
- memory address is obtained by adding register rs1 to the sign-extended 12-bit offset.
- pseudo-instruction *la* (load address) is used to initialize a register to point to a memory.

#### .data

var1:.word 0xBBAA9988
var2:.word 0x81ABCDEF
var3:.word 0xCCDDEEFF
var4:.word 0x000000FF
.text
la x5, var1
la x6, var2
lw x10, 0(x5)
sw x10, 0(x6)

x10 = BBAA9988 x5 = ? x6 = ?

| Label | Address<br>(hex) | Memory data<br>(hex) |
|-------|------------------|----------------------|
|       | 1001000F         | 00                   |
|       | 1001000E         | 00                   |
|       | 1001000D         | 00                   |
| var4  | 1001000C         | FF                   |
|       | 1001000B         | CC                   |
|       | 1001000A         | DD                   |
|       | 10010009         | EE                   |
| var3  | 10010008         | FF                   |
|       | 10010007         | <del>81</del> BB     |
|       | 10010006         | AB-AA                |
|       | 10010005         | <del>CD-</del> 99    |
| var2  | 10010004         | <del>EF</del> 88     |
|       | 10010003         | ВВ                   |
|       | 10010002         | AA                   |
|       | 10010001         | 99                   |
| var1  | 10010000         | 88                   |